SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995

| Second-Generation PLD Architecture                                                                                                          | NT PACKAGE<br>(TOP VIEW)                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>High-Performance Operation:<br/>f<sub>max</sub> (External Feedback) 80 MHz<br/>Propagation Delay 7.5 ns Max     </li> </ul>        | CLK/I 1 24 V <sub>CC</sub><br>I 2 23 I/O/Q<br>I 3 22 I/O/Q                                                                                                 |
| <ul> <li>Increased Logic Power – Up to 22 Inputs<br/>and 10 Outputs</li> </ul>                                                              | I 4 21 ] I/O/Q<br>I 5 20 ] I/O/Q                                                                                                                           |
| <ul> <li>Increased Product Terms – Average of 12<br/>Per Output</li> </ul>                                                                  | I [] 6 19 [] I/O/Q<br>I [] 7 18 [] I/O/Q<br>I [] 8 17 [] I/O/Q                                                                                             |
| <ul> <li>Variable Product Term Distribution<br/>Allows More Complex Functions to Be<br/>Implemented</li> </ul>                              | I 9 16 I I/O/Q<br>I 10 15 I/O/Q<br>I 11 14 I/O/Q                                                                                                           |
| <ul> <li>Each Output Is User Programmable for<br/>Registered or Combinational Operation,<br/>Polarity, and Output Enable Control</li> </ul> | GND 12 13 1<br>FN PACKAGE<br>(TOP VIEW)                                                                                                                    |
| <ul> <li>Power-Up Clear on Registered Outputs</li> </ul>                                                                                    | 0/0<br>0/0                                                                                                                                                 |
| TTL-Level Preload for Improved Testability                                                                                                  |                                                                                                                                                            |
| <ul> <li>Extra Terms Provide Logical Synchronous<br/>Set and Asynchronous Reset Capability</li> </ul>                                       | I       5       4       3       2       1       28       27       26         I       0       5       25       1/O/Q         I       0       24       1/O/Q |
| <ul> <li>Fast Programming, High Programming<br/>Yield, and Unsurpassed Reliability Ensured<br/>Using Ti-W Fuses</li> </ul>                  | I       7       23       I/O/Q         NC       8       22       NC         I       9       21       I/O/Q         I       10       20       I/O/Q         |
| <ul> <li>AC and DC Testing Done at the Factory</li> </ul>                                                                                   |                                                                                                                                                            |

- AC and DC Testing Done at the Factory Utilizing Special Designed-In Test Features
- Package Options Include Both Plastic Chip Carrier and Plastic DIP



NC – No internal connection Pin assignments in operating mode

### description

The TIBPAL22V10-7C is a programmable array logic device featuring high speed and functional equivalency when compared to presently available devices. The TIBPAL22V10-7C is implemented with the familiar sum-of-products (AND-OR) logic structure featuring programmable output logic macrocells. This IMPACT-X<sup>™</sup> circuit combines the latest Advanced Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic.

This device contains up to 22 inputs and 10 outputs. It incorporates the unique capability of defining and programming the architecture of each output on an individual basis. Outputs can be registered or nonregistered and inverting or noninverting as shown in the output logic macrocell diagram. The ten potential outputs are enabled through the use of individual product terms.

These devices are covered by U.S. Patent 4,410,987. IMPACT-X is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



#### description (continued)

Further advantages can be seen in the introduction of variable product term distribution. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms per output. This variable allocation of terms allows far more complex functions to be implemented than in previously available devices.

Circuit design is enhanced by the addition of a synchronous set and an asynchronous reset product term. These functions are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output registers are loaded with a logic 0. The output logic level after set or reset depends on the polarity selected during programming. Output registers can be preloaded to any desired state during testing. Preloading permits full logical verification during product testing.

With features such as programmable output logic macrocells and variable product term distribution, the TIBPAL22V10' offers quick design and development of custom LSI functions with complexities of 500 to 800 equivalent gates. Since each of the ten output pins may be individually configured as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to 12 inputs and 10 outputs are possible.

A power-up clear function is supplied that forces all registered outputs to a predetermined state after power is applied to the device. Registered outputs selected as active-low power up with their outputs high. Registered outputs selected as active-low.

A single security fuse is provided on each device to discourage unauthorized copying of fuse patterns. Once blown, the verification circuitry is disabled and all other fuses will appear to be open.

The TIBPAL22V10-7C is characterized for operation from 0°C to 75°C.



SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995



functional block diagram (positive logic)

 $\sim\,$  denotes fused inputs





TIBPAL22V10-7C HIGH-PERFORMANCE IMPACT-X ™ PROGRAMMABLE ARRAY LOGIC CIRCUITS



TIBPAL22V10-7C HIGH-PERFORMANCE IMPACT-X ™ PROGRAMMABLE ARRAY LOGIC CIRCUITS SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995

SRPS014D – D3520, AUGUST 1990 – REVISED NOVEMBER 1995

#### output logic macrocell diagram





SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995



REGISTER FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT





REGISTER FEEDBACK, REGISTERED, ACTIVE-HIGH OUTPUT



I/O FEEDBACK, COMBINATIONAL, ACTIVE-LOW OUTPUT

I/O FEEDBACK, COMBINATIONAL, ACTIVE-HIGH OUTPUT

#### MACROCELL FEEDBACK AND OUTPUT FUNCTION TABLE

| FUSE SELECT |    | FEEDBACK AND OUTPUT CONFIGURATION |               |             |  |  |  |  |
|-------------|----|-----------------------------------|---------------|-------------|--|--|--|--|
| S1          | S0 | FEEDBACK AND OUTPUT CONFIGURATION |               |             |  |  |  |  |
| 0           | 0  | Register feedback                 | Registered    | Active low  |  |  |  |  |
| 0           | 1  | Register feedback                 | Registered    | Active high |  |  |  |  |
| 1           | 0  | I/O feedback                      | Combinational | Active low  |  |  |  |  |
| 1           | 1  | I/O feedback                      | Combinational | Active high |  |  |  |  |

0 = unblown fuse, 1 = blown fuse

S1 and S0 are select-function fuses as shown in the output logic macrocell diagram.

### Figure 1. Resultant Macrocell Feedback and Output Logic After Programming



SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)          |                                                                                                                      |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Input voltage range (see Note 1)                      | $\dots$ –1.2 V to V <sub>CC</sub> +0.5 V                                                                             |
| Voltage range applied to disabled output (see Note 1) | $\dots \dots $ |
| Operating free-air temperature range                  | 0°C to 75°C                                                                                                          |
| Storage temperature range                             | –65°C to 150°C                                                                                                       |

NOTE 1: These ratings apply except for programming pins during a programming cycle or during a preload cycle.

### recommended operating conditions

|                 |                                                           |                                | MIN  | NOM | MAX  | UNIT |  |
|-----------------|-----------------------------------------------------------|--------------------------------|------|-----|------|------|--|
| VCC             | Supply voltage                                            |                                | 4.75 | 5   | 5.25 | V    |  |
| VIH             | High-level input voltage (see Note 2)                     | 2                              |      | 5.5 | V    |      |  |
| VIL             | Low-level input voltage (see Note 2)                      |                                |      |     | 0.8  | V    |  |
| ЮН              | High-level output current                                 |                                |      |     | -3.2 | mA   |  |
| IOL             | Low-level output current                                  |                                |      |     | 16   | mA   |  |
|                 |                                                           | Clock high or low              | 4    |     |      |      |  |
| tw              | Pulse duration                                            | Asynchronous reset high or low | 6    |     |      | ns   |  |
|                 |                                                           | Input                          | 5.5  |     |      |      |  |
|                 | Setup time before clock↑                                  | Feedback                       | 5.5  |     |      |      |  |
| t <sub>su</sub> |                                                           | Synchronous preset (active)    | 8    |     |      | ns   |  |
|                 |                                                           | Synchronous preset (inactive)  | 8    |     |      |      |  |
|                 |                                                           | 6                              |      |     |      |      |  |
| t <sub>h</sub>  | Hold time, input, set, or feedback after clock $\uparrow$ | 0                              |      |     | ns   |      |  |
| Тд              | Operating free-air temperature                            | 0                              |      | 75  | °C   |      |  |

NOTE 2: These are absolute voltage levels with respect to the ground terminal of the device and includes all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment.



SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995

### electrical characteristics over recommended operating free-air temperature range

| PARAMETER          |                           | TEST CONDITIONS            |              | MIN | TYP† | MAX   | UNIT |
|--------------------|---------------------------|----------------------------|--------------|-----|------|-------|------|
| VIK                | V <sub>CC</sub> = 4.75 V, | lj = -18 mA                |              |     |      | -1.2  | V    |
| VOH                | V <sub>CC</sub> = 4.75 V, | $I_{OH} = -3.2 \text{ mA}$ |              | 2.4 |      |       | V    |
| V <sub>OL</sub>    | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 16 mA    |              |     | 0.35 | 0.5   | V    |
| IOZH‡              | V <sub>CC</sub> = 5.25 V, | $V_{O} = 2.7 V$            |              |     |      | 0.1   | mA   |
| I <sub>OZL</sub> ‡ | V <sub>CC</sub> = 5.25 V, | $V_{O} = 0.4 V$            |              |     |      | -0.1  | mA   |
| Ц                  | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 5.5 V     |              |     |      | 1     | mA   |
| IIH‡               | V <sub>CC</sub> = 5.25 V, | VI = 2.7 V                 |              |     |      | 25    | μΑ   |
| IIL CLK            | Vcc = 5.25 V,             | VI = 0.4 V                 |              |     |      | -0.25 | mA   |
| All others         | 00 /                      | •                          |              |     |      | -0.1  |      |
| IOS§               | V <sub>CC</sub> = 5.25 V, | $V_{O} = 0.5 V$            |              | -30 |      | -130  | mA   |
| ICC                | V <sub>CC</sub> = 5.25 V, | $V_{I} = GND,$             | Outputs open |     |      | 210   | mA   |
| Ci                 | f = 1 MHz,                | V <sub>I</sub> = 2 V       |              |     | 6    |       | pF   |
| Co                 | f = 1 MHz,                | V <sub>O</sub> = 2 V       |              |     | 8    |       | pF   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>‡</sup> I/O leakage is the worst case of I<sub>OZL</sub> and I<sub>IL</sub> or I<sub>OZH</sub> and I<sub>IH</sub>, respectively.

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. Vo is set at 0.5 V to avoid test problems caused by test equipment ground degradation.

#### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          | FROM TO                |                         | TEST         | TIBPAL22V10-7CFN |     | TIBPAL22V10-7CNT |     | UNIT |
|--------------------|------------------------|-------------------------|--------------|------------------|-----|------------------|-----|------|
| FARAMETER          | (INPUT)                | (OUTPUT)                | CONDITIONS   | MIN              | MAX | MIN              | MAX | UNIT |
|                    | Without f              |                         | 125          |                  | 125 |                  |     |      |
| f <sub>max</sub> ¶ | With internal feedback | (counter configuration) |              | 100              |     | 100              |     | MHz  |
|                    | With extern            | al feedback             |              | 87               |     | 80               |     |      |
| <sup>t</sup> pd    | I, I/O                 | I/O                     | R1 = 300 Ω,  | 3                | 7.5 | 3                | 7.5 | ns   |
| <sup>t</sup> pd    | I, I/O (reset)         | Q                       | R2 = 300 Ω,  |                  | 12  |                  | 12  | ns   |
| <sup>t</sup> pd    | CLK                    | Q                       | See Figure 6 | 1.5              | 6   | 1.5              | 7   | ns   |
| tpd#               | CLK                    | Feedback                |              |                  | 4.5 |                  | 4.5 | ns   |
| t <sub>en</sub>    | I, I/O                 | I/O, Q                  |              |                  | 8   |                  | 8   | ns   |
| <sup>t</sup> dis   | I, I/O                 | I/O, Q                  |              |                  | 7.5 |                  | 7.5 | ns   |

 $\int f_{max} (without feedback) = \frac{1}{t_{W}(low) + t_{W}(high)}$ 

 $f_{max}$  (with internal feedback) =  $\frac{1}{t_{su} + t_{pd}(CLK \text{ to feedback})}$ 

 $f_{max}$  (with external feedback) =  $\frac{1}{t_{SU} + t_{pd}(CLK \text{ to } Q)}$ 

<sup>#</sup>This parameter is calculated from the measured fmax with internal feedback in the counter configuration.



### preload procedure for registered outputs (see Notes 3 and 4)

The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below:

- Step 1. With  $V_{CC}$  at 5 V and pin 1 at  $V_{IL}$ , raise pin 13 to  $V_{IHH}$ .
- Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded.
- Step 3. Pulse pin 1, clocking in preload data.
- Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin.



#### Figure 2. Preload Waveforms

NOTES: 3. Pin numbers shown are for the NT package only. If chip-carrier socket adapter is not used, pin numbers must be changed accordingly. 4.  $t_d = t_{SU} = t_w = 100$  ns to 1000 ns.  $V_{IHH} = 10.25$  V to 10.75 V.



#### power-up reset

Following power up, all registers are reset to zero. The output level depends on the polarity selected during programming. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the rise of  $V_{CC}$  be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met.



<sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data. <sup>‡</sup> This is the setup time for input or feedback.

#### Figure 3. Power-Up Reset Waveforms

#### programming information

Texas Instruments programmable logic devices can be programmed using widely available software and inexpensive device programmers.

Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments programmable logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666.



SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995

## THERMAL INFORMATION

### thermal management of the TIBPAL22V10-7C

Thermal management of the TIBPAL22V10-7CNT and TIBPAL22V10-7CFN is necessary when operating at certain conditions of frequency, output loading, and outputs switching simultaneously. The device and system application will determine the appropriate level of management.

Determining the level of thermal management is based on factors such as power dissipation ( $P_D$ ), ambient temperature ( $T_A$ ), and transverse airflow (FPM). Figures 4 (a) and 4 (b) show the relationship between ambient temperature and transverse airflow at given power dissipation levels. The required transverse airflow can be determined at a particular ambient temperature and device power dissipation level in order to ensure the device specifications.

Figure 5 illustrates how power dissipation varies as a function of frequency and the number of outputs switching simultaneously. It should be noted that all outputs are fully loaded ( $C_L = 50 \text{ pF}$ ). Since the condition of ten fully loaded outputs represents the worst-case condition, each application must be evaluated accordingly.



Figure 4





#### THERMAL INFORMATION

Figure 5



SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995



ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS

- NOTES: A. CL includes probe and jig capacitance and is 50 pF for  $t_{pd}$  and  $t_{en}$ , 5 pF for  $t_{dis}$ .
  - B. All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>f</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%.
  - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed.
  - E. Equivalent loads may be used for testing.

Figure 6. Load Circuit and Voltage Waveforms



SRPS014D - D3520, AUGUST 1990 - REVISED NOVEMBER 1995

### **TYPICAL CHARACTERISTICS**







**TYPICAL CHARACTERISTICS** 





## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------|
| TIBPAL22V10-7CFN | ACTIVE                | PLCC            | FN                 | 28   | 37             | TBD                     | CU SNPB          | Level-1-220C-UNLIM             |
| TIBPAL22V10-7CNT | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**

MPDI004 - OCTOBER 1994

### NT (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice.



# **MECHANICAL DATA**

MPLC004A - OCTOBER 1994

#### PLASTIC J-LEADED CHIP CARRIER

## FN (S-PQCC-J\*\*)



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-018



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated